Level: Bachelor Semester - Spring Year : 2006
Programme: BE Full Marks 100
Course: Computer Organization and Architecture Time : 3hrs.

Candidates are required to give their answers in their own words as far

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

Attempt all the questions.

- 1. a) Describe assembly process for assembly language programs. How does it differ from compilation process of high level language?
  - b) What is addressing modes? Describe different types of addressing modes.
- a) Design the implementation of the simple system whose behaviour can be specified by the following RTL.

j:M<-A

o:A<-Y

h:R<-M

N:Y <- R, M <- R

(Use direct connections)

- Explain the CPU organization of a basic computer with the help of appropriate block diagram.
- 3. a) What is the main difference between RTL and VHDL? Explain with 7 the help of suitable example.
  - b) What are the points the designer should consider while choosing either of micro-programmed control unit or hardwired control unit?

15

4. A kind of very simple CPU has following instructions.

| Instructions | Instruction Code | Operation       |
|--------------|------------------|-----------------|
| ADD          | 00AAAAAA         | AC←AC+M[AAAAAA] |
| AND          | 01AAAAAA         | AC←AC∧M[AAAAAA] |
| SKIP         | 10XXXXXX         | PC←PC+1         |
| INC          | 11XXXXXX         | AC←AC+1         |

a) Show the RTL for the fetch cycle and execute cycle of each

instruction and state diagram. b) Design registers section and ALU section c) Design Hardwired control unit with necessary control signals. 5. a) Differentiate vertical and horizontal microcode with examples. b) What do you understand by arithmetic pipeline? Do you think it will speed up the computation? Support your answer with derivation and suitable examples. 6. a) What are the different components of memory hierarchy? Explain all components in brief. b) What do you mean by destination initiated data transfer without 8 handshaking? Illustrate with timing and implementation of an example. 5×2 7. Write short notes on (Any Two): a) Use of RISC in special purpose computer b) Organization of multi-processor system

c) System Buses

d) Types of Interrupts

- 7. Write Short notes on: (Any Two)
  - a) RTL
  - b) RISC vs CISC
  - c) Parallelism in uniprocessing system
  - d) VHDL

Semester - Spring Level: Bachelor Year : 2007 Full Marks: 100 Programme: BE Time Course: Computer Organization and Architecture : 3hrs. Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. Attempt all the questions. 1. a) What do you mean by ISA? Differentiate between compilation and assembling process with neat diagrams. Write an assembly language program to add the contents of memory locations from 5000H to 5009H and store the result in memory locations 6000H and 6001H What are the elements of Machine Instruction? Draw the Instruction Cycle state diagram and explain the flow of instruction. b) Define bus. Differentiate between address, control and data bus. c) Show how the value 12345678H is stored in big Endean and Little 5 Endean format. The value starts at location 80H. 15 3. Design a CPU that meets the following specifications. a) It can access 64 words of memory, each word being 8 bits wide. The CPU does this by outputting a 6-bit address on its output pins A [5.0] and reading in the 8-bit value from memory on its input D[7.0]. b) The CPU contains a 6-bit address register (AR) and program counter; an 8-bit accumulator and data register (DR); and a 2-bit instruction register (IR).

| c) | The CPU | must | realize | the | following | instruction set. |
|----|---------|------|---------|-----|-----------|------------------|
|----|---------|------|---------|-----|-----------|------------------|

| Instruction | Instruction Code | Operation          |
|-------------|------------------|--------------------|
| JMP1        | 00AAAAAA         | PC<-AAAAAA+1       |
| INC2        | 01XXXXXX         | AC<-AC+2           |
| ADD1        | 10AAAAAA         | AC<-AC+M[AAAAAA]+1 |
| SKIP        | 11XXXXXX         | PC<-PC+1           |

I. Show the RTL for each fetch cycle and execute cycle of each instruction and state diagram.

|    |    | II. Design registers section and ALU section.                                                                                                    | -   |
|----|----|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    |    | III. Design hardwired control unit with necessary control signals.                                                                               |     |
| 4. | a) | What do you mean by VHDL? What are the primary sections of VHDL? Explain by taking an example.                                                   | 3+5 |
|    | b) | What is the main objective of pipelining? How does it improve the speed of computation?                                                          | 2+5 |
| 5. | a) | Differentiate between horizontal and vertical microcode. Write down the advantages of micro programmed control unit over hardwired control unit. | 7   |
|    | b) | What do you mean by virtual memory? How does segmentation help to organize memory? Explain with an example.                                      | 2+6 |
| 6. | a) | Write an algorithm to multiply two positive numbers. Also, draw the appropriate hardware to implement that algorithm.                            | 8   |
|    | b) | What are the objectives of hierarchical memory system? Describe the different levels of memory hierarchy.                                        | 7.5 |
| 7. | Wr | rite short notes on (Any Two):                                                                                                                   | 2×5 |
|    | a) | Universal asynchronous receiver transmitter                                                                                                      |     |
|    | b) | RISC versus CISC                                                                                                                                 |     |
|    | c) | Flynn's classification of computers                                                                                                              |     |
|    | d) | Branch conflicts in RISC pipeline                                                                                                                |     |
|    |    |                                                                                                                                                  |     |

AAAAAABI

|   | Level: Bachelor Semester – Fall Year : 2008 Programme: BE Course: Computer Organization and Architecture Time : 3hrs.                                                                                                                           |   |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   | Candidates are required to give their answers in their own words as far as practicable.                                                                                                                                                         |   |
|   | The figures in the margin indicate full marks.  Attempt all the questions.                                                                                                                                                                      |   |
| 1 | . a) Explain different types of addressing modes with examples.                                                                                                                                                                                 | 7 |
|   | b) Define different sections of CPU organization and show their connectivity.                                                                                                                                                                   | 8 |
| 2 | a) A computer system with an 8-bit address bus and 8-bit data bus uses isolated I/O. It has 64 bytes of ROM starting at address 00H; 128 bytes of RAM starting at address 40H; an input device at address 40H. Show the design for this system. | 8 |
|   | b) Explain design procedure to show the hardware to implement following RTL code in one combined system.                                                                                                                                        | 7 |
|   | i) X ← X + Y                                                                                                                                                                                                                                    |   |
|   | ii) X ← X + Y' + 1                                                                                                                                                                                                                              |   |
|   | iii) X ← X ^ Y                                                                                                                                                                                                                                  |   |
| 3 | . Very Simple CPU has the following instructions.                                                                                                                                                                                               |   |
|   | o JMP AAAAAA (Jump to address AAAAAA)                                                                                                                                                                                                           |   |
|   | o ADD AAAAAAA (Add content of accumulator to the binary value AAAAAAA)                                                                                                                                                                          |   |
|   | <ul> <li>LDA AAAAAAA (Load accumulator with the binary value<br/>AAAAAAA)</li> </ul>                                                                                                                                                            |   |
|   | <ul> <li>STA AAAAAA (load the given memory address with the content<br/>of accumulator)</li> </ul>                                                                                                                                              |   |
|   | a) Write the RTL code for micro-operations of each cycle. Also design state diagram.                                                                                                                                                            | 7 |
|   | b) Design Register and ALU section.                                                                                                                                                                                                             | 8 |
| 4 | . a) Differentiate between hardwired and micro-programmed control unit.                                                                                                                                                                         | 8 |



c) VHDL and its significance in design.

Level: Bachelor Semester – Fall Year : 2009
Programme: B.E. Full Marks : 100
Course: Computer organization and architecture Time : 3hrs.

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

## Attempt all the questions.

- 1. a) What are the issues to consider while designing instruction set architecture?
  - b) How a 16 X 2 memory subsystem can be constructed from two 8 x2 ROM chips with low-order interleaving? Explain.
- Design a very simple CPU that has 6-bit address register (AR), 6-bit program counter (PC), 8-bit data register (DR) and 2-bit instruction register (IR). The CPU must execute the following instructions:

| Instruction | Instruction Code | Operation                        |
|-------------|------------------|----------------------------------|
| СОМ         | 00XXXXXX         | AC ← AC'                         |
| AND         | 01AAAAAA         | AC←AC <sup>^</sup> M[AAAAA<br>A] |
| JREL        | 10AAAAAA         | PC ← PC+AAAAAA                   |
| SKIP        | 11XXXXXX         | PC ← PC+1                        |

- a) Show the RTL code for the fetch and execute cycles for each instruction and draw the state diagram.
- b) Show the final register section and hardwired control unit for the same CPU.

8

8

- 3. a) Taking the reference of the very simple CPU of question No.2, design a very simple microsequencer using horizontal microcode.
  - b) For the same very simple CPU design a very simple microsequencer using vertical microcode. Compare the horizontal and vertical microcode from the above scenario.
- 4. a) Write the RTL code for the booth's Algorithm. Using the same code

|      |     | trace the multiplication of (-5) and (3).                                                                     |     |  |
|------|-----|---------------------------------------------------------------------------------------------------------------|-----|--|
|      | b)  | Explain different design issues of cache memory.                                                              | 7   |  |
| 5.   | a)  | What are the significance of cache memory? Write different types of mapping technique.                        | 7   |  |
| ite. | b)  | How DMA controller can be incorporated in a computer system?                                                  | 8   |  |
| 6.   | a)  | Write about the instruction pipeline conflicts. Explain the remedy to overcome data conflicts.                | 8   |  |
|      | b)  | What do you understand by the term "Cache Coherence"? Explain how can we resolve the Cache coherence problem? | 7   |  |
| 7.   | Wri | te short notes on: (Any Two)                                                                                  | 5x2 |  |
|      | a)  | VHDL                                                                                                          |     |  |
|      | b)  | RISC VS CISC                                                                                                  |     |  |
|      | c)  | Virtual Memory                                                                                                |     |  |

Level: Bachelor Semester - Spring Full Marks: 100 Programme: BE Pass Marks: 45 Course: Computer Organization and Architecture Time : 3hrs. Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. Attempt all the questions. a) Define addressing mode. Explain different types of addressing mode with example. b) Define VHDL. Write the VHDL program for full adder. 2. Design a very simple CPU that has 6-bit address register (AR), 6 bit program counter (PC), 8 bit data register (DR) and 2 bit instruction register (IR). The CPU must execute the following Instructions: Instruction Instruction Code Operation COM 00XXXXXXX AC←AC' JMP 1 01AAAAAA PC ← AAAAAA+1 ADD 1 10AAAAAA  $AC \leftarrow AC + M[AAAAAA] + 1$ SKIP 11XXXXXXX  $PC \leftarrow PC+1$ a) Write the RTL code of micro-operations for fetch and execute cycles of each instruction. b) Design the register and ALU section to implement those microoperations. 8 a) A computer system with an 8 bit address bus and an 8 bit data bus uses isolated I/O. It has 64 bytes of EEPROM starting at address 00H; 64 bytes of RAM starting at address next to the last address of EEPROM and an input device at address FOH. Show the design for this system. Include all necessary logic. 7 b) Write the differences between hardwired and micro-prorammed control unit. What is the purpose of using BCD in computer system? Design

|    |         | hardware for a BCD adder.                                                                                 |     |
|----|---------|-----------------------------------------------------------------------------------------------------------|-----|
|    | b)      | Write the RTL code for Booth's algorithm. Using same code trace the multiplication of (-5) and (3).       | 7   |
| 5. | a)      | What is hierarchical memory system. Explain all the elements of memory hierarchy?                         | 7   |
|    | b)      | What is virtual memory? Explain about paging and segmentation techniques regarding the memory management. | 8   |
| 6. | a)      | Mention different I/O techniques. Differentiate programmed I/O and interrupt I/O.                         | 8   |
|    | b)      | Describe different types of topologies of multiprocessor system.                                          | 7   |
| 7. | Write s | short notes on (Any Two):                                                                                 | 5×2 |
|    | a)      | DMA                                                                                                       |     |
|    | b)      | Hit ratio                                                                                                 |     |
|    | c)      | Instruction Set Architecture                                                                              |     |

Level: Bachelor

Semester - Fall

Year

: 2010

Programme: BE

Full Marks: 100 Pass Mark: 45

Course: Computer Organization and Architecture

Time

: 3 hrs

7

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

# Attempt all the questions.

- a. Describe the assembly process for assembly language programs.
   How does it differ from the compilation process?
  - Design the 16x 4 memory subsystem constructed from two 7
     16 X2 ROM chips with
    - i. High Order Interleaving
    - ii. Low Order Interleaving
- 2. a. Show the hardware to implement the following RTL code.
  - i. M:X ←X+Y
  - ii. N:X ← X+Y'+1
  - iii. O:X←X^Y
  - b. What do you mean by micro sequencer ?Explain with the 8 generic micro sequencer organization.

3. a. For a very simple CPU with the following instruction sets:

| Instruction | Operation                           | Instruction code |
|-------------|-------------------------------------|------------------|
| ADD AAAAAA  | AC ← AC+M[AAAAA]                    | 00AAAAAA         |
| AND AAAAAA  | $AC \leftarrow AC^M[AAAAAA]$        | 01AAAAAA         |
| COM         | AC←AC'                              | 10XXXXXX         |
| OR AAAAAA   | $AC \leftarrow AC^{\vee} M[AAAAAA]$ | 11AAAAAA         |

- i. Describe specifications and draw State diagram.
- ii. Design ALU and Register set
- For the question given in number 3,a. design a hardwired control 7 unit.
- 4. a. Write the steps of Booth algorithm? Show the trace of the RTL 8 code for Booths algorithm for x = 0110 and Y = 1011
  - b. What are the different topologies used to interconnect MIMD

| computers? Describe with suitable diagrams | computers? | Describe | with | suitable | diagrams |
|--------------------------------------------|------------|----------|------|----------|----------|
|--------------------------------------------|------------|----------|------|----------|----------|

- a. Define Memory hierarchy? How to convert the logical address to 8
  physical address .Explain with diagrams
  - b. Why we use asynchronous data Transfer mechanism ?Explain 7 source initiated data transfer with examples.
- 6. a. What are the major conflicts occurring due to instruction 8 pipelining in RISC? Explain. Also describe what the solutions to correct these conflicts are?
  - Describe the microinstruction format? Explain the horizontal and vertical microcode.

 $2 \times 5$ 

- 7. Write short notes on (Any Two):
  - a. VHDL
  - b. DMA
  - c. Instruction formats

Semester - Fall

Year

: 2011

Level: Bachelor Full Marks: 100 Programme: BE Pass Marks: 45 Course: Computer Organization and Architecture Time : 3hrs. Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. Attempt all the questions. 7 What is system bus? Explain in details. 1. Define ISA. Explain different addressing modes. 8 b) 7 Define VHDL. Write the VHDL program for full adder. 2. a) How a 16×2 memory sub system can be constructed from two 8×2 8 b) ROM chip with low order interleaving and high order interleaving. Explain with diagram. OR What is RTL? Write the RTL for different arithmetic operations. 7 a) Design a 4-bit decimal right shifting circuit. 8 What is instruction cycle? Explain instruction cycle state diagram. 15 Design a CPU that meets the following specification: 3. It can access 64 bytes of memory each 8 bit wide. The CPU does this by outputting a 6 bit address on its output pin A [5...0] and reading 8-bit value from memory on its inputs D[7...0]. The CPU contains 6-bit AR, 6-bit PC, 8-bit Dr and 2-bit IR. b) The CPU realize following instruction: c) Operation Instruction Code Instruction AC = AC-M[AAAAAA]SUB 00AAAAAA  $AC = AC^M[AAAAAA]$ AND 01AAAAAA 10AAAAAA GOTO AAAAAA **JMP** AC = AC + 1INC 11XXXXXXX

|    |    | ii. Design a hardwired control unit for above CPU.                                                                                                                                                                  |    |
|----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 4. | a) | Differentiate a hardwired control unit with micro-programmed control unit.                                                                                                                                          | 7  |
|    | b) | Write the RTL code for Booth's algorithm. Using same code trace the multiplication of (-5) and (3).                                                                                                                 | 8  |
| 5. | a) | What is hierarchical memory system? Explain any one of the cache mapping technique?                                                                                                                                 | 7  |
|    | b) | What do you mean by destination initiated data transfer without handshaking? Illustrate with timing and implementation of an example.                                                                               | 8  |
| 6. | a) | Explain different types of conflict in instruction pipeline with example.                                                                                                                                           | 8  |
|    | b) | Describe different types of topologies of multiprocessor system.                                                                                                                                                    | 7  |
|    |    | OR                                                                                                                                                                                                                  |    |
|    | a) | What is parallelism? How can it be achieved in uniprocessor systems?                                                                                                                                                | 7  |
|    | b) | Show the layout of the cache for a CPU that can address 1M×16 of memory; the cache holds 8k×16 of data and has the following mapping strategies: give the number of bits per location and total number of locations | 8  |
|    |    | i. Fully Associative                                                                                                                                                                                                |    |
|    |    | ii. Direct Mapped                                                                                                                                                                                                   |    |
|    |    | iii. Two- way associative                                                                                                                                                                                           |    |
| 7. | Wr | ite short notes on any two:                                                                                                                                                                                         | 2× |
|    | a) | DMA                                                                                                                                                                                                                 |    |
|    | b) | RISC versus CISC                                                                                                                                                                                                    |    |
|    | c) | Virtual Memory                                                                                                                                                                                                      |    |

Write the RTL for fetch and execute cycle and draw its

i.

register section for CPU.

Level: Bachelor

Semester - Spring Year : 2011 Programme: BE Full Marks: 100 Course: Computer Organization and Architecture Pass Marks: 45 Time : 3hrs. Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. Attempt all the questions. What are the different types of instructions? Explain with 1. example. Design the  $16 \times 2$  memory subsystem using: 7 i. internal linear configuration ii. two dimensional configuration. What is DMA? Explain the different register section within a 2. 8 DMA, explain their uses. What is RTL? Write the RTL for different logical operations. b. Design a 4-bit decimal left shifting circuit. Design a very simple CPU with the following instruction set and 3. 8 show the RTL code for execute cycle for each instruction: Instruction Instruction Code Operation SHL 00AAAAAA AC←AC+AC AND 01AAAAAA AC←AC ^ M[AAAAAA] OR 10AAAAAA AC←AC v M[AAAAAA] NEG 11XXXXXXX AC←AC'+1 From the above table also design the ALU and Hardwired control unit for the very simple CPU. Describe the microinstruction format. Explain the advantages and 4. disadvantages of horizontal and vertical microcode. What are the features distinguish RISC processors from their CISC processor? Explain. Write the RTL code for the Booths' Algorithm. 5. 7 What is memory hierarchy? Explain the importance of cache 8 memory and virtual memory in hierarchy. 6. Why we used asynchronous data transfer mechanism? Explain Programmed I/O with examples. different Describe system topologies used to organize 7 multiprocessors. Write short notes on any two: 7. 2×5 a. MIMD architecture b. VHDL Register window

Semester - Fall

Year

: 2012

Level: Bachelor

Programme: BE Full Marks: 100 Course: Computer Organization and Architecture Pass Marks: 45 Time : 3hrs. Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. Attempt all the questions. What do you mean by instruction format? What are the factors to be 1. a) 7 considered while designing the instruction set of a computer? Design the 8×2 ROM memory using Linear and two dimensional 8 Organization. What is RTL? Write the RTL for Arithmetic and Logical Instruction. 2. 7 Design a very simple CPU that has the following instruction set and 8 Show the RTL code for execute cycle of each Instruction. Also design the Register sections with ALU. Instruction Instruction Code Operation ADD 00AAAAAA AC← AC+M[AAAAAA] OR 01AAAAAA AC←AC V M[AAAAAA] **JMP** 10AAAAAA GOTO A'AAAAA INC 11XXXXXXX AC←AC+1 a) For the question given in number 2.b), design a hardwired control unit. Write the steps of booth algorithm? Show the trace of the RTL code for Booths Algorithm for (-8×5) What is virtual memory? Describe how paging is implemented in 7 virtual memory. Describe the working principle of DMA with suitable diagram. b) 8 5. What are the major conflicts occurring due to instruction pipelining in 8 RISC? Explain. Describe the solutions to correct data conflicts. Why we used Asynchronous Data Transfer mechanism ?Explain 7 b) source initiated data transfer with examples 6. Why parallel processing is necessary? Expalin various types of a) Multiprocessor organisation. Describe the working principle of micro-programmed control unit of very simple CPU. How does horizontal microcode differ from vertical microcode? Write short notes on any two: 2×5 a) VHDL b) Cache memory

Compiling and Assembling Process

Semester - Fall

Year

: 2013

Full Marks: 100

Level: Bachelor

Programme: B.E

Course: Computer Organization and Architecture Pass Marks: 45 Time : 3hrs. Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. Attempt all the questions. What are the issues while designing an instruction set? Compare an 1. assembling and compiling Process with an examples Design a 16 x 2 ROM memory using 8 x2 ROM in 8 i) Higher order interleaving ii) Lower lever Interleaving. 2. Write a VHDL code for the Half Adder. a) 7 b) Design a very simple CPU has the following instruction set and 8 Show the RTL code for execute cycle of each Instruction Instruction Instruction Code Operation **SUB** AC←AC - M[AAAAAA] 00AAAAA'A OR 01AAAAAA AC←AC V M[AAAAAA] AND 10AAAAAA AC←AC ^M[AAAAAA] DEC 11XXXXXXX AC←AC-1 From the above table also design the ALU and Hardwired control unit 3. a) for the very simple CPU. Write do you mean by microinstruction? Describe the 8 microinstruction format. a) Explain the Hardware implementation of addition and subtraction 4. 7 algorithm Write the RTL code for the Shift Add Multiplication Algorithm. Use 8 the same code to trace the multiplication of (3) and (4) 5. Describe how a 1KB cache is mapped directly with a 1MB Main 8. Memory. Use suitable diagram to show the configuration and determine the tag and index. b) Describe the working principle of I/O Processors with suitable diagram. 7 What are the major conflicts occurring due to instruction pipelining in 6. 8 RISC? Explain. Describe the solutions to correct data conflicts What are the different topologies used to interconnect MIMD b) 7 computers? Illustrate with suitable diagrams. Write short notes on any two: 2×5 a) UART's Internal Configuration b) Advance capabilities of VHDL • Set Associative Mapping

Level: Bachelor

Programme: BE

Semester: Spring

Year

: 2013

Full Marks: 100

Course: Computer Organization and Architecture Pass Marks: 45 : 3hrs. Time Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. Attempt all the questions. 7 1. a) What are the issues to consider while designing ISA? List out the advantages and disadvantages of Direct Addressing mode? How can a 8 \* 4 memory subsystem constructed from two 8 \* 2 ROM chips with control signals. Explain with diagram. 2. a) Explain the different sections of VHDL design code. Write VHDL 8 code for D- Flip-flop. Define Instruction Cycle. Explain the structural components of 7 computer with block diagram and bus connectivity? Design a CPU that meets the following specification 15 a) It can access 64 bytes of memory each 8 bit wide. The CPU does this by outputting a 6 bit address on its output pin A{5...0] and reading 8-bit value from memory on its inputs D[7...0] b) The CPU contains 6-bit AR, 6-bit PC, 8-bit Dr and 2-bit IR c) The CPU realize following instruction Instruction code Instruction operation AC=AC - M[AAAAAA] SUB 00AAAAAA  $AC=AC^M[AAAAAA]$ AND 01AAAAAA **GOTO AAAAAA JMP** 10AAAAAA INC 11XXXXXXX AC=AC+1i. Write the RTL for fetch and execute cycle and draw state Design a register section and hardwired control unit for ii. above CPU. Explain the generation of micro-operation using horizontal as well as 7 a) vertical microcode. Write two ways to reduce number of microinstruction. Write the RTL code for shift-add multiplication algorithm. Using 8 same code, trace the multiplication of (13) and (11). a) Differentiate between Segmentation and Paging? Describe the four 7 most common replacement algorithms related to design issues of cache memory? What do you mean by Source-initiated data transfer with 8 handshaking? Illustrate with timing and implementation of an example. 8 a) Explain major set of design principles related to RISC architecture. 6. Calculate the window size and total number of registers. Given: No. of Global registers=10, No. of Local registers=10, No. of common registers=6, No. of windows= 4. Define Mesh Topology. Describe different memory organization of 7 multiprocessor system. 2×5 Write short notes on: (Any Two) DMA a) Arithmetic Pipelining b) Microsequencer. (Microsequencer

Semester: Fall

Level: Bachelor

Programme: BE

DMA

VHDL

b)

c)

: 2014

Full Marks: 100

Pass Marks: 45

Year

Course: Computer Organization and Architecture Time : 3hrs. Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. Attempt all the questions. Explain the assembling and compiling process with suitable examples. 7 1. 8 What is system bus? Explain in details. b) A Computer system with an 8 bit address bus and an 8 bit data bus 8 a) 2. using isolated I/O. It has 16x8 ROM starting at the address 00H constructed using 8x8 chips; 64x8 of RAM starting at address 80 H constructed using 64x4 chips. There is an I/O device at 40 H. Show the design for the system. How a 16×2 memory sub system can be constructed from two 8×2 7 ROM chip with low order interleaving and high order interleaving. Explain with diagram. 15 Design a CPU that meets the following specification: 3. It can access 64 bytes of memory each 8 bit wide. The CPU does this by outputting a 6 bit address on its output pin A{5...0}and reading 8 bit value from memory on its input D{7...0}. Describe the microinstruction format? Explain the horizontal and 4. vertical micro code. Write the RTL code for Booth's algorithm. Using same code trace the 8 multiplication of (-5) and (3). Show the layout of the cache for a CPU that can address 1M x 16 of 5. a) memory; the cache holds 8k x 16 of data and has the following mapping strategies. Given the number of bits per location and total number of locations as well. Fully Associative Direct Mapped ii. Two - way associative iii. 1 7 b) Describe the working principle of DMA with suitable diagram. 8 What are the major conflicts occurring due to instruction pipelining in 6. a) RISC? Explain. Describe the solutions to correct data conflicts. Describe different types of topologies of multiprocessor system. 2×5 Write short notes on: (Any two) BCD Numeric Addition

Level: Bachelor Semester: Spring Year : 2015
Programme: BE
Course: Computer Organization and Architecture Pass Marks: 45
Time : 3hrs.

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

# Attempt all the questions.

| 1. | a) | Describe the assembly process for assembly-language programs. How |
|----|----|-------------------------------------------------------------------|
|    |    | does it differ from the compilation process?                      |
|    | b) | Differentiate High order interleaving and Low order interleaving. |

Differentiate High order interleaving and Low order interleaving. Describe an output device with its interface and load logic for the register. 8

7

8

7

7

8

8

7

 $2 \times 5$ 

2. a) Explain modulo-6 counter. Write down the VHDL code for modulo-6 counter using low level of abstraction.

b) Design a very simple CPU that has 6-bit address register (AR), 6-bit program counter (PC), 8-bit data register (DR) and 2-bit instruction register (IR). The CPU must execute the following instructions:

| Instruction | Instruction Code | Operation        |
|-------------|------------------|------------------|
| COM         | 00XXXXXX         | AC ← AC'         |
| AND         | 01AAAAAA         | AC ← ac^MlAAAAAA |
| JREL        | 10AAAAAA         | PC ← PC + AAAAAA |
| SKIP        | 11XXXXXX         | PC ← PC + 1      |

| 3. | a)  | Describe Microsequencer | design and       | operations. | Differentiate |
|----|-----|-------------------------|------------------|-------------|---------------|
|    |     | between Microprogrammed | control unit and | Hardwired c | ontrol unit.  |
|    | 1 1 | 5 6 56 1:               |                  |             |               |

b) Perform 7/3 division using unsigned binary division.

4. a) What is Numeric format? Explain IEEE 754 floating point.

b) Differentiate cache memory and virtual memory. Show the conversion of logical address to physical address using segmentation with paging.

5. a) Define DMA. Explain DMA transfer modes.

- b) Show how instruction pipelining can improve performance of system. Explain the different instruction pipelining conflicts.
- 6. a) Define Topology .Describe MIMD system topologies.
  - b) What are interrupts? Explain UART communication.
- 7. Write short notes on: (Any two)
  a) Wallace Tree Multiplier
  - b) RS 232
  - c) Register windows

1

Level: Bachelor Semester: Fall Year : 2016 Programme: BE Full Marks: 100 Course: Computer Organization and Architecture Pass Marks: 45 Time : 3hrs.

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

Attempt all the questions.

- What is instruction set architecture? List out and describe in brief, the two major factors to be considered while designing ISA. b) Explain the basic CPU organization in detail. Differentiate high order interleaving and low order interleaving with c)
  - the design of 16×2 memory subsystem. Write down the arithmetic and logical operations in RTL form.
  - a) Design the system for the given RTL using bus:

A: R1←R2

B: R2←R3, R4←R3

C: R1←R4

D: R3←R1

| Instruction | Operation •     | Instruction code |
|-------------|-----------------|------------------|
| ADD AAAAAA  | AC←AC+M[AAAAAA] | 00AAAAAA         |
| AND AAAAAA  | AC←AC^M[AAAAAA] | 01AAAAAA         |
| COM         | AC←AC`          | 10XXXXXX         |
| OR AAAAAA   | AC←ACVM[AAAAAA] | 11AAAAAA         |

- Describe specifications and draw State diagram.
- Design ALU and Register set.
- Design the hardwired control unit for the system mentioned in question 3 a.
- Explain the different instruction pipelining hazards.

how address of control memory is selected in microprogrammed control unit. Explain Booth algorithm with diagram. Trace the multiplication of (-4) and (-5) using Booth algorithm. What is Cache? Do you agree that system works without cache? Give suitable reasons to support your answer.

Differentiate hardwired and microprogrammed control unit. Explain

- Explain different modes of asynchronous data transfer. b)
- What is DMA? Describe the working procedure of DMA with
  - What is Flynn's Taxonomy? Describe the different systems illustrated by the Flynn's Taxonomy in brief.

7

2×5

- 7. Write short notes on: (Any two)
  - BCD addition
  - VHDL

5

5

RISC Vs CISC c)

Semester: Spring : 2017 Level: Bachelor Year Full Marks: 100 Programme: BE Course: Computer Organization and Architecture Pass Marks: 45 Time : 3hrs.

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

Attempt all the questions.

- Describe in brief with an arbitrary illustration, how addressing modes works?
  - A computer has a CPU with 8 bit address bus and 8 bit data bus. The computer uses memory mapped I/O. It has a 32 Bytes of ROM at 10 H; constructed using two 16 Bytes ROM Chips. It also has a 32 Bytes of RAM at 80 H. The system has an input device at F7 H and an output device at F8 H. Show the design for the system including all the required logic.
- Perform the circular left shift, circular right shift, linear left shift, arithmetic left shift and arithmetic right shift operations on a register holding the value 10100100.
  - Write a VHDL code for generating the combinational circuit for a function  $F(x, y, z) = \sum (1,3,4,6)$ .
  - What is Lookup ROM? Show the memory content of a Lookup ROM 5 equivalent to two input OR gate.
- There is a Very simple CPU for the given set of Instructions:

| Instruction | Instruction Code | Micro-operation |
|-------------|------------------|-----------------|
| ADD         | 00 AAAAAA        | AC←AC+M[AAAAAA] |
| SUB         | 01 AAAAAA        | AC←AC-M[AAAAAA] |
| SKIP        | 10 XXXXXX        | PC←PC+1         |
| DEC2        | 11 XXXXXX        | AC←AC-2         |

Let the instruction width be 8 bits and address is 6 bits. Design the CPU's Register Section, State Diagram and ALU.

Design the hardwired control unit for the CPU described in question

3a.

Design a micro-sequencer control unit which directly generate control 4 7 signals for the CPU described in question 3 b. Write the RTL code for Shift Add Algorithm. Show the hardware implementation for the RTL Code. OR What is Arithmetic Pipelining? Describe in brief with an example. What is memory hierarchy? Differentiate between different types of 5. a) cache mapping.

Illustrate with an example how branch and data conflict occurs? List out the solutions to the data conflicts.

What is DMA? Describe how they work using suitable diagram. 8 6. Describe in detail about different types of memory organization used in multiprocessor systems.

> OR What is Flynn's Taxonomy? Describe in brief. Also explain in brief about cache coherence.

2×5

Write short notes on: (Any two)

Paging a)

8

Signed and Unsigned number representation

Interrupts and Handling Interrupts

Level: Bachelor Semester: Fall Year: 2018
Programme: BE
Course: Computer Organization and Architecture

Year: 2018
Full Marks: 100
Pass Marks: 45
Time: 3hrs.

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

## Attempt all the questions.

 a) Describe about ISA. What are the considerations to be made while ISA design?

A computer has a CPU with 8 bit address bus and 16 bit data bus. The computer uses isolated I/O. It has a 64 x 16 of ROM at 00 H; constructed using two 32 x 16 ROM Chips. It also has a 32 x16 of RAM at C0 H. The system has an Input device at 17H and an Output Device at B5H. Show the design for the system including all the required logic

2. a) List out the RTL Codes for Arithmetic and Logical Operations.

Also show the implementation of addition and subtraction using parallel adder.

b) Write a VHDL code for generating the combinational circuit with three inputs A, B and C and an output F, where F (A, B, C) =  $\sum (1, 3, 6, 7)$ .

c) Write down the RTL Code for Booth's Algorithm.

3. a) There is a Very simple CPU for the given set of Instructions:

| Instruction | Instruction Code | Operations      |
|-------------|------------------|-----------------|
| STA         | 00 AAAAAA        | M[AAAAAA}←AC    |
| XNOR        | 01 AAAAAA        | AC←ACOM[AAAAAA] |
| JMP         | 10 AAAAAA        | GOTO AAAAAA     |
| SKIP        | 11 XXXXXX        | PC←PC+1         |
|             |                  |                 |

Let the instruction width be 8 bits and address is 6 bits. Design the CPU's Register Section, State Diagram and ALU.

Design the hardwired control unit for the CPU described in question

3 a. Design a microsequencer control unit with horizontal microcode for the CPU described in question 3 b. What is Lookup ROM? Describe in brief demonstrating a Lookup ROM working as XOR Gate. What is Memory Hierarchy? Describe the Significance of Cache and Virtual Memory. What is Register Windows? In a system, there are 5 windows of registers, each register share 4 input registers, and 4 output registers. Each of the windows has 10 local registers. The system has 20 Global registers. Calculate the total number of registers in the system. Show the pictorial representation as well. 6. a) Differentiate between: Interrupt driven I/O and Programmed I/O Vectored and Non Vectored Interrupt Hardware b) What is paging? What is page table? How is page table used to convert logical address to physical address? Illustrate. 2×5 7. Write short notes on: (Any two) Multi-byte Data **BCD** Addition

c) DMA

5

: 2018 Semester: Spring Year Level: Bachelor Full Marks: 100 Programme: BE Course: Computer Organization and Architecture Pass Marks! 45 : 3hrs. Time . Candidates are required to give their answers in their own words as far as practicable. The figures in the margin indicate full marks. 数 Attempt all the questions. Describe the different types of addressing modes with illustration. 5 Define enable and load logic. Generate load logic for an output device at CFh. Assume the system being operated in isolated mode. 5 Design an 8x4 ROM chips using 4x4 ROM chips. Illustrate the design using lower order interleaving. 5 Write a VHDL code to generate a function F=ABC+A'B'C'. - 5 Define RTL. Write RTL codes for arithmetic operations with 5 circuitry. Trace RTL code of Shift add multiplication algorithm for 5 multiplication of (3) and (4). There is a very simple CPU for the given set of instructions: 8 Operations Instruction Instruction Code AC→M[AAAAAA] 00 AAAAAA STR AC←(AC^M[AAAAAA])` NAND 01 AAAAAA PC← AAAAAA 10 AAAAAA **JMP** 11 XXXXXX AC←AC+2 INC<sub>2</sub> Let the instruction width be 8 bits and address is 6 bits. Design the CPU's Register Section, State Diagram and ALU. b) Design the hardwired control unit for the CPU described in question number 3 (a). Design a micro-sequencer control unit with horizontal microcode for the CPU described in question number 3 (b).

|    | b) | What is Lookup ROM? Illustrate with an example how it works?                                                                                                                                                                                                                                                              | 7 |  |
|----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| 5. | a) | What is virtual memory? Differentiate between paging and segmentation.                                                                                                                                                                                                                                                    | 7 |  |
|    | b) | Describe Register Windows. In a system, there are 8 windows of registers, each register share 8 input registers, and 8 output registers. Each of the windows has 4 local registers. The system has 10 Global registers. Calculate the total number of registers in the system. Show the pictorial representation as well. | 8 |  |
| 6. | a) | What is DMA? Describe how it works.                                                                                                                                                                                                                                                                                       | 8 |  |
|    | b) | How are memory organized in multiprocessor systems? Illustrate with suitable diagrams.                                                                                                                                                                                                                                    | 7 |  |
| 7. | Wr | Write short notes on: (Any two)                                                                                                                                                                                                                                                                                           |   |  |
|    | a) | Instruction and data types                                                                                                                                                                                                                                                                                                |   |  |
|    | b) | BCD Adder                                                                                                                                                                                                                                                                                                                 |   |  |
|    | c) | Interrupt Vector                                                                                                                                                                                                                                                                                                          |   |  |
|    |    |                                                                                                                                                                                                                                                                                                                           |   |  |